2016-01-08 09:08:16 +00:00
|
|
|
#include "global.h"
|
2017-09-19 12:27:46 +00:00
|
|
|
#include "gpu_regs.h"
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2016-01-08 20:49:23 +00:00
|
|
|
#define GPU_REG_BUF_SIZE 0x60
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2016-11-01 21:52:19 +00:00
|
|
|
#define GPU_REG_BUF(offset) (*(u16 *)(&sGpuRegBuffer[offset]))
|
2016-01-08 09:08:16 +00:00
|
|
|
#define GPU_REG(offset) (*(vu16 *)(REG_BASE + offset))
|
|
|
|
|
|
|
|
#define EMPTY_SLOT 0xFF
|
|
|
|
|
2016-11-01 21:52:19 +00:00
|
|
|
static u8 sGpuRegBuffer[GPU_REG_BUF_SIZE];
|
|
|
|
static u8 sGpuRegWaitingList[GPU_REG_BUF_SIZE];
|
|
|
|
static bool8 sGpuRegBufferLocked;
|
|
|
|
static bool8 sShouldSyncRegIE;
|
|
|
|
static u16 sRegIE;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
|
|
|
static void CopyBufferedValueToGpuReg(u8 regOffset);
|
2017-09-19 12:27:46 +00:00
|
|
|
static void SyncRegIE(void);
|
2016-01-08 09:08:16 +00:00
|
|
|
static void UpdateRegDispstatIntrBits(u16 regIE);
|
|
|
|
|
2017-09-19 12:27:46 +00:00
|
|
|
void InitGpuRegManager(void)
|
2016-01-08 09:08:16 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
s32 i;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
for (i = 0; i < GPU_REG_BUF_SIZE; i++)
|
2017-09-19 12:27:46 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
sGpuRegBuffer[i] = 0;
|
|
|
|
sGpuRegWaitingList[i] = EMPTY_SLOT;
|
|
|
|
}
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
sGpuRegBufferLocked = FALSE;
|
|
|
|
sShouldSyncRegIE = FALSE;
|
|
|
|
sRegIE = 0;
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void CopyBufferedValueToGpuReg(u8 regOffset)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regOffset == REG_OFFSET_DISPSTAT)
|
2017-09-19 12:27:46 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
REG_DISPSTAT &= ~(DISPSTAT_HBLANK_INTR | DISPSTAT_VBLANK_INTR);
|
|
|
|
REG_DISPSTAT |= GPU_REG_BUF(REG_OFFSET_DISPSTAT);
|
|
|
|
}
|
|
|
|
else
|
2017-09-19 12:27:46 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
GPU_REG(regOffset) = GPU_REG_BUF(regOffset);
|
|
|
|
}
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
2017-09-19 12:27:46 +00:00
|
|
|
void CopyBufferedValuesToGpuRegs(void)
|
2016-01-08 09:08:16 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
if (!sGpuRegBufferLocked)
|
2017-09-19 12:27:46 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
s32 i;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
for (i = 0; i < GPU_REG_BUF_SIZE; i++)
|
2017-09-19 12:27:46 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
u8 regOffset = sGpuRegWaitingList[i];
|
|
|
|
if (regOffset == EMPTY_SLOT)
|
|
|
|
return;
|
|
|
|
CopyBufferedValueToGpuReg(regOffset);
|
|
|
|
sGpuRegWaitingList[i] = EMPTY_SLOT;
|
|
|
|
}
|
|
|
|
}
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void SetGpuReg(u8 regOffset, u16 value)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regOffset < GPU_REG_BUF_SIZE)
|
|
|
|
{
|
|
|
|
u16 vcount;
|
|
|
|
|
|
|
|
GPU_REG_BUF(regOffset) = value;
|
|
|
|
vcount = REG_VCOUNT & 0xFF;
|
|
|
|
|
|
|
|
if ((vcount >= 161 && vcount <= 225)
|
|
|
|
|| (REG_DISPCNT & DISPCNT_FORCED_BLANK)) {
|
|
|
|
CopyBufferedValueToGpuReg(regOffset);
|
|
|
|
} else {
|
|
|
|
s32 i;
|
|
|
|
|
|
|
|
sGpuRegBufferLocked = TRUE;
|
|
|
|
|
|
|
|
for (i = 0; i < GPU_REG_BUF_SIZE && sGpuRegWaitingList[i] != EMPTY_SLOT; i++) {
|
|
|
|
if (sGpuRegWaitingList[i] == regOffset) {
|
|
|
|
sGpuRegBufferLocked = FALSE;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
sGpuRegWaitingList[i] = regOffset;
|
|
|
|
sGpuRegBufferLocked = FALSE;
|
|
|
|
}
|
|
|
|
}
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void SetGpuReg_ForcedBlank(u8 regOffset, u16 value)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regOffset < GPU_REG_BUF_SIZE)
|
|
|
|
{
|
|
|
|
GPU_REG_BUF(regOffset) = value;
|
|
|
|
|
|
|
|
if (REG_DISPCNT & DISPCNT_FORCED_BLANK) {
|
|
|
|
CopyBufferedValueToGpuReg(regOffset);
|
|
|
|
} else {
|
|
|
|
s32 i;
|
|
|
|
|
|
|
|
sGpuRegBufferLocked = TRUE;
|
|
|
|
|
|
|
|
for (i = 0; i < GPU_REG_BUF_SIZE && sGpuRegWaitingList[i] != EMPTY_SLOT; i++) {
|
|
|
|
if (sGpuRegWaitingList[i] == regOffset) {
|
|
|
|
sGpuRegBufferLocked = FALSE;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
sGpuRegWaitingList[i] = regOffset;
|
|
|
|
sGpuRegBufferLocked = FALSE;
|
|
|
|
}
|
|
|
|
}
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
u16 GetGpuReg(u8 regOffset)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regOffset == REG_OFFSET_DISPSTAT)
|
|
|
|
return REG_DISPSTAT;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regOffset == REG_OFFSET_VCOUNT)
|
|
|
|
return REG_VCOUNT;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
return GPU_REG_BUF(regOffset);
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void SetGpuRegBits(u8 regOffset, u16 mask)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
u16 regValue = GPU_REG_BUF(regOffset);
|
|
|
|
SetGpuReg(regOffset, regValue | mask);
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void ClearGpuRegBits(u8 regOffset, u16 mask)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
u16 regValue = GPU_REG_BUF(regOffset);
|
|
|
|
SetGpuReg(regOffset, regValue & ~mask);
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
2017-09-19 12:27:46 +00:00
|
|
|
static void SyncRegIE(void)
|
2016-01-08 09:08:16 +00:00
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
if (sShouldSyncRegIE) {
|
|
|
|
u16 temp = REG_IME;
|
|
|
|
REG_IME = 0;
|
|
|
|
REG_IE = sRegIE;
|
|
|
|
REG_IME = temp;
|
|
|
|
sShouldSyncRegIE = FALSE;
|
|
|
|
}
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void EnableInterrupts(u16 mask)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
sRegIE |= mask;
|
|
|
|
sShouldSyncRegIE = TRUE;
|
|
|
|
SyncRegIE();
|
|
|
|
UpdateRegDispstatIntrBits(sRegIE);
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void DisableInterrupts(u16 mask)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
sRegIE &= ~mask;
|
|
|
|
sShouldSyncRegIE = TRUE;
|
|
|
|
SyncRegIE();
|
|
|
|
UpdateRegDispstatIntrBits(sRegIE);
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void UpdateRegDispstatIntrBits(u16 regIE)
|
|
|
|
{
|
2018-12-05 14:31:01 +00:00
|
|
|
u16 oldValue = GetGpuReg(REG_OFFSET_DISPSTAT) & (DISPSTAT_HBLANK_INTR | DISPSTAT_VBLANK_INTR);
|
|
|
|
u16 newValue = 0;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regIE & INTR_FLAG_VBLANK)
|
|
|
|
newValue |= DISPSTAT_VBLANK_INTR;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
if (regIE & INTR_FLAG_HBLANK)
|
|
|
|
newValue |= DISPSTAT_HBLANK_INTR;
|
2016-01-08 09:08:16 +00:00
|
|
|
|
2018-12-05 14:31:01 +00:00
|
|
|
if (oldValue != newValue)
|
|
|
|
SetGpuReg(REG_OFFSET_DISPSTAT, newValue);
|
2016-01-08 09:08:16 +00:00
|
|
|
}
|